MRF6P9220HR3 replaced by MRFE6P9220HR3. Refer to Device Migration PCN12895 for more details. # RF Power Field Effect Transistor # N-Channel Enhancement-Mode Lateral MOSFET Designed for broadband commercial and industrial applications with frequencies up to 1000 MHz. The high gain and broadband performance of these devices make them ideal for large-signal, common-source amplifier applications in 28 volt base station equipment. Typical Single-Carrier N-CDMA Performance @ 880 MHz: V<sub>DD</sub> = 28 Volts, I<sub>DQ</sub> = 1600 mA, P<sub>out</sub> = 47 Watts Avg., IS-95 CDMA (Pilot, Sync, Paging, Traffic Codes 8 Through 13). Channel Bandwidth = 1.2288 MHz. PAR = 9.8 dB @ 0.01% Probability on CCDF. Power Gain — 20 dB Drain Efficiency - 30% ACPR @ 750 kHz Offset - -47.1 dBc in 30 kHz Bandwidth Capable of Handling 10:1 VSWR, @ 28 Vdc, 880 MHz, 220 Watts CW **Output Power** #### **Features** - Characterized with Series Equivalent Large-Signal Impedance Parameters - Internally Matched for Ease of Use - Device Designed for Push-Pull Operation Only - Qualified Up to a Maximum of 32 $V_{DD}$ Operation - Integrated ESD Protection - Designed for Lower Memory Effects and Wide Instantaneous Bandwidth Applications - **RoHS Compliant** - In Tape and Reel. R3 Suffix = 250 Units per 56 mm, 13 inch Reel. # Document Number: MRF6P9220H Rev. 3, 8/2008 # MRF6P9220HR3 880 MHz, 47 W AVG., 28 V SINGLE N-CDMA **LATERAL N-CHANNEL RF POWER MOSFET** # NI-860C3 # **Table 1. Maximum Ratings** | Rating | Symbol | Value | Unit | |--------------------------------------|------------------|--------------|------| | Drain-Source Voltage | V <sub>DSS</sub> | -0.5, +68 | Vdc | | Gate-Source Voltage | $V_{GS}$ | -0.5, +12 | Vdc | | Storage Temperature Range | T <sub>stg</sub> | - 65 to +150 | °C | | Case Operating Temperature | T <sub>C</sub> | 150 | °C | | Operating Junction Temperature (1,2) | TJ | 225 | °C | # **Table 2. Thermal Characteristics** | Characteristic | Symbol | Value (2,3) | Unit | |--------------------------------------|-----------------|-------------|------| | Thermal Resistance, Junction to Case | $R_{\theta JC}$ | | °C/W | | Case Temperature 80°C, 220 W CW | | 0.25 | | | Case Temperature 76°C, 47 W CW | | 0.28 | | - Continuous use at maximum temperature will affect MTTF. - 2. MTTF calculator available at http://www.freescale.com/rf. Select Software & Tools/Development Tools/Calculators to access MTTF calculators by product. - 3. Refer to AN1955, Thermal Measurement Methodology of RF Power Amplifiers. Go to http://www.freescale.com/rf. Select Documentation/Application Notes - AN1955. # **Table 3. ESD Protection Characteristics** | Test Methodology | Class | |---------------------------------------|--------------| | Human Body Model (per JESD22-A114) | 3B (Minimum) | | Machine Model (per EIA/JESD22-A115) | C (Minimum) | | Charge Device Model (per JESD22-C101) | IV (Minimum) | # Table 4. Electrical Characteristics (T<sub>C</sub> = 25°C unless otherwise noted) | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|------| | Off Characteristics (1) | | | | | | | Zero Gate Voltage Drain Leakage Current <sup>(4)</sup> (V <sub>DS</sub> = 68 Vdc, V <sub>GS</sub> = 0 Vdc) | I <sub>DSS</sub> | _ | _ | 10 | μAdc | | Zero Gate Voltage Drain Leakage Current <sup>(4)</sup> (V <sub>DS</sub> = 28 Vdc, V <sub>GS</sub> = 0 Vdc) | I <sub>DSS</sub> | _ | _ | 1 | μAdc | | Gate-Source Leakage Current (V <sub>GS</sub> = 5 Vdc, V <sub>DS</sub> = 0 Vdc) | I <sub>GSS</sub> | _ | _ | 1 | μAdc | | On Characteristics | | | | | | | Gate Threshold Voltage (1)<br>(V <sub>DS</sub> = 10 Vdc, I <sub>D</sub> = 350 μAdc) | V <sub>GS(th)</sub> | 1 | 2.2 | 3 | Vdc | |---------------------------------------------------------------------------------------------------------------------------|---------------------|-----|------|-----|-----| | Gate Quiescent Voltage <sup>(3)</sup> (V <sub>DD</sub> = 28 Vdc, I <sub>D</sub> = 1600 mAdc, Measured in Functional Test) | V <sub>GS(Q)</sub> | 2 | 2.8 | 4 | Vdc | | Drain-Source On-Voltage (1)<br>(V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 2.4 Adc) | V <sub>DS(on)</sub> | 0.1 | 0.22 | 0.3 | Vdc | #### **Dynamic Characteristics** (1,2) | Reverse Transfer Capacitance $(V_{DS} = 28 \text{ Vdc} \pm 30 \text{ mV(rms)ac} @ 1 \text{ MHz}, V_{GS} = 0 \text{ Vdc})$ | C <sub>rss</sub> | _ | 2.1 | _ | pF | |---------------------------------------------------------------------------------------------------------------------------|------------------|---|-----|---|----| Functional Tests $^{(3)}$ (In Freescale Test Fixture, 50 ohm system) $V_{DD}$ = 28 Vdc, $I_{DQ}$ = 1600 mA, $P_{out}$ = 47 W Avg. N-CDMA, f = 880 MHz, Single-Carrier N-CDMA, 1.2288 MHz Channel Bandwidth Carrier. ACPR measured in 30 kHz Channel Bandwidth @ $\pm$ 750 kHz Offset. PAR = 9.8 dB @ 0.01% Probability on CCDF. | Power Gain | G <sub>ps</sub> | 18.5 | 20 | 23 | dB | |------------------------------|-----------------|------|-------|------|-----| | Drain Efficiency | $\eta_{D}$ | 28.5 | 30 | _ | % | | Adjacent Channel Power Ratio | ACPR | _ | -47.1 | - 45 | dBc | | Input Return Loss | IRL | _ | -14 | -9 | dB | - 1. Each side of device measured separately. - 2. Part internally matched both on input and output. - 3. Measurement made with device in push-pull configuration. - 4. Drains are tied together internally as this is a total device value. Figure 1. MRF6P9220HR3 Test Circuit Schematic Table 5. MRF6P9220HR3 Test Circuit Component Designations and Values | Part | Description | Part Number | Manufacturer | |------------------|---------------------------------------|--------------------|------------------| | B1, B2 | Ferrite Beads, Short | 2743019447 | Fair-Rite | | C1, C9 | 1.0 μF, 50 V Tantalum Chip Capacitors | T491C105K050AT | Kemet | | C2, C7, C17, C21 | 0.1 μF Chip Capacitors | CDR33BX104AKWT | Kemet | | C3, C8, C16, C20 | 1000 pF Chip Capacitors | ATC100B102JP50XT | ATC | | C4, C5, C13, C14 | 100 pF Chip Capacitors | ATC100B101JP500XT | ATC | | C6, C12 | 8.2 pF Chip Capacitors | ATC100B8R2BT500XT | ATC | | C10 | 9.1 pF Chip Capacitor | ATC100B9R1BT500XT | ATC | | C11 | 1.8 pF Chip Capacitor | ATC100B1R8BT500XT | ATC | | C15, C19 | 47 μF, 50 V Electrolytic Capacitors | EMVY500ADA470MF806 | Nippon Chemi-Con | | C18, C22 | 470 μF, 63 V Electrolytic Capacitors | EMVY630GTR471MLN0S | Nippon Chemi-Con | | C23, C24 | 22 pF Chip Capacitors | ATC100B220FT500XT | ATC | | Coax1, 2, 3, 4 | 50 Ω, Semi Rigid Coax, 2.40" Long | UT-141A-TP | Micro-Coax | | R1, R2 | 10 Ω, 1/4 W Chip Resistors | CRCW120610R0FKEA | Vishay | | R3 | 1.0 kΩ, 1/4 W Chip Resistor | CRCW12061001FKEA | Vishay | Figure 2. MRF6P9220HR3 Test Circuit Component Layout # **TYPICAL CHARACTERISTICS** Figure 3. Single-Carrier N-CDMA Broadband Performance @ P<sub>out</sub> = 47 Watts Avg. Figure 4. Single-Carrier N-CDMA Broadband Performance @ P<sub>out</sub> = 94 Watts Avg. Figure 5. Two-Tone Power Gain versus Output Power Figure 6. Third Order Intermodulation Distortion versus Output Power MRF6P9220HR3 CHIVE INFORMATION # TYPICAL CHARACTERISTICS Figure 7. Intermodulation Distortion Products versus Output Power Figure 8. Intermodulation Distortion Products versus Tone Spacing Figure 9. Pulsed CW Output Power versus Input Power Figure 10. Single-Carrier N-CDMA ACPR, Power Gain and Drain Efficiency versus Output Power # TYPICAL CHARACTERISTICS Figure 11. Power Gain and Drain Efficiency versus CW Output Power Figure 12. Power Gain versus Output Power This above graph displays calculated MTTF in hours when the device is operated at V<sub>DD</sub> = 28 Vdc, P<sub>out</sub> = 47 W Avg., and $\eta_D$ = 30%. MTTF calculator available at http://www.freescale.com/rf. Select Software & Tools/Development Tools/Calculators to access MTTF calculators by product. Figure 13. MTTF Factor versus Junction Temperature MRF6P9220HR3 **ARCHIVE INFORMATION** # **N-CDMA TEST SIGNAL** Figure 14. Single-Carrier CCDF N-CDMA Figure 15. Single-Carrier N-CDMA Spectrum $V_{DD}$ = 28 Vdc, $I_{DQ}$ = 1600 mA, $P_{out}$ = 47 W Avg. | f<br>MHz | $\mathbf{Z_{source}}_{\Omega}$ | $\mathbf{Z_{load}}_{\Omega}$ | |----------|--------------------------------|------------------------------| | 850 | 3.50 - j7.10 | 6.04 - j0.49 | | 865 | 3.59 - j7.07 | 6.83 - j1.14 | | 880 | 3.03 - j6.98 | 7.41 - j1.19 | | 895 | 2.42 - j6.20 | 7.60 - j0.98 | | 910 | 2.26 - j5.39 | 8.06 - j0.45 | Z<sub>source</sub> = Test circuit impedance as measured from gate to gate, balanced configuration. Z<sub>load</sub> = Test circuit impedance as measured from drain to drain, balanced configuration. Figure 16. Series Equivalent Source and Load Impedance # **PACKAGE DIMENSIONS** **CASE 375G-04 ISSUE G** NI-860C3 - NOTES: 1. CONTROLLING DIMENSION: INCH. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. - 3. DIMENSION H TO BE MEASURED 0.030 (0.762) AWAY FROM PACKAGE BODY. - 4. RECOMMENDED BOLT CENTER DIMENSION OF 1.140 (28.96) BASED ON 3M SCREW. | | INC | HES | MILLIN | IETERS | | |-----|------------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 1.335 | 1.345 | 33.91 | 34.16 | | | В | 0.380 | 0.390 | 9.65 | 9.91 | | | С | 0.180 | 0.224 | 4.57 | 5.69 | | | D | 0.325 | 0.335 | 8.26 | 8.51 | | | E | 0.060 | 0.070 | 1.52 | 1.78 | | | F | 0.004 | 0.006 | 0.10 | 0.15 | | | G | 1.100 | BSC | 27.94 | BSC | | | Н | 0.097 | 0.107 | 2.46 | 2.72 | | | J | 0.2125 BSC | | 5.397 | BSC | | | K | 0.135 | 0.165 | 3.43 | 4.19 | | | L | 0.425 | BSC | 10.8 | BSC | | | M | 0.852 | 0.868 | 21.64 | 22.05 | | | N | 0.851 | 0.869 | 21.62 | 22.07 | | | Q | 0.118 | 0.138 | 3.00 | 3.30 | | | R | 0.395 | 0.405 | 10.03 | 10.29 | | | S | 0.394 | 0.406 | 10.01 | 10.31 | | | bbb | 0.010 | REF | 0.25 | REF | | | CCC | 0.015 | REF | 0.38 REF | | | - STYLE 1: PIN 1. DRAIN 2. DRAIN - 3. GATE 4. GATE 5. SOURCE # PRODUCT DOCUMENTATION Refer to the following documents to aid your design process. # **Application Notes** • AN1955: Thermal Measurement Methodology of RF Power Amplifiers # **Engineering Bulletins** • EB212: Using Data Sheet Impedances for RF LDMOS Devices # **REVISION HISTORY** The following table summarizes revisions to this document. | Revision | Date | Description | |----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | Aug. 2008 | Listed replacement part and Device Migration notification reference number, p. 1 | | | | Removed Lower Thermal Resistance and Low Gold Plating bullets from Features section as functionality is standard, p. 1 | | | | Removed Total Device Dissipation from Max Ratings table as data was redundant (information already provided in Thermal Characteristics table), p. 1 | | | | Operating Junction Temperature increased from 200°C to 225°C in Maximum Ratings table and related<br>"Continuous use at maximum temperature will affect MTTF" footnote added, p. 1 | | | | Corrected V <sub>DS</sub> to V <sub>DD</sub> in the RF test condition voltage callout for V <sub>GS(Q)</sub> , On Characteristics table, p. 2 | | | | Removed Forward Transconductance from On Characteristics table as it no longer provided usable information, p. 2 | | | | Updated PCB information to show more specific material details, Fig. 1, Test Circuit Schematic, p. 3 | | | | Updated Part Numbers in Table 5, Component Designations and Values, to latest RoHS compliant part numbers, p. 3 | | | | Adjusted scale for Fig. 8, Intermodulation Distortion Products versus Tone Spacing, to show wider dynamic range, p. 6 | | | | Removed lower voltage tests from Fig. 12, Power Gain versus Output Power, due to fixed tuned fixture limitations, p. 7 | | | | Replaced Fig. 13, MTTF versus Junction Temperature with updated graph. Removed Amps <sup>2</sup> and listed operating characteristics and location of MTTF calculator for device, p. 7 | | | | Added Product Documentation and Revision History, p. 11 | ### How to Reach Us: #### Home Page: www.freescale.com ### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005-2006, 2008. All rights reserved. Document Number: MRF6P9220H Rev. 3, 8/2008